AMBA-APB RTL Implementation Using Efficient Resources and Constructs through Verilog
Keywords:
RTL Constructs, Xilinx ISE 14.1, Efficient Power, Modelsim, SoCAbstract
The challenge in engineering VLSI based IC design to find an optimum solution for chip which will satisfy the needs of Power, area and efficiency. The aim of this paper is to design and AMBA-APB RTL which is highly efficient in power and size issues. The reusability of design and easy configurability are the focus area of this paper through which design will be implemented. The Design specification is based on ARM based AMBA_APB specification version V2.0. For the simulation task, ModelSim Version 10.3 has been used. For the synthesisation purpose, design utilization summary and power details Xilinx-ISE design software has been used. Power report is introduced for developing better and clear understanding of the power utilization and distribution in any system. The power report gives the power consumption summary.The total clocks power consumption in chip is of 0.38mW, total hierarchy power consumption of 0.52 mW and total on chip logical power consumption of 0.111 W have been extracted from Xilinx XPower analyser tool when APB Bridge is designed under the proposed design approach.
References
- "Design of AMBA APB bridge with reset controller for efficient power consumption" Industrial and Information Systems (ICIIS), 2014 9th International Conference on, 15-17 Dec. 2014, ISBN-978-1-4799-6499-4 IEEE
- AMBA™ Specification 2.0 from (Rev 2.0) © Copyright ARM Limited 1999. All rights reserved.
- Verilog HDL A guide to Digital Design and Synthesis by Samir Palnitkar
- J. Jalle Barcelona Supercomput. Center, Barcelona, Spain J. Abella ; E. Quiñones ; L. Fossati ; M. Zulianello ; F. J. Cazorla,IEEE Member "AHRB: A high-performance timecomposable AMBA AHB bus" Published in: Real-Time and Embedded Technology and Applications Symposium (RTAS), 2014 IEEE 20th,Date of Conference:15-17 April 2014
- S. Lee Dept. of Electron. Eng., Soongsil, University C. Lee,IEEE paper "A High Performance SoC On-chip-bus with Multiple Channels and Routing Processes" Published in Very Large Scale Integration, 2006 IFIP International Conference on Date of Conference: 16- 18 Oct. 2006, Print ISBN:3-901882-19-7.
- Man, H.J. "Digital ground bounce reduction by supply current shaping and clock frequency Modulation", Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on, On page(s): 65 - 76 Volume: 24, Issue: 1, Jan. 2005
Downloads
Published
Issue
Section
License
Copyright (c) IJSRSET

This work is licensed under a Creative Commons Attribution 4.0 International License.