Power Optimization for ASIC Design (Low power ASIC)

Authors

  • Dr. Hitesh H Vandra  Shri J M Sabva Institute of Engineering and Technology, Botad, Gujarat, India

Keywords:

ASIC, Design Optimization, High- Performance, Low-Power

Abstract

The modern era of embedded system design is geared toward the design of low-power systems. One way to reduce power in an application-specified integrated circuit (ASIC) implementation is to reduce feature size. Scaling of feature sizes in semiconductor technology has been responsible for increasingly higher computational capacity of silicon. However, questions regarding the limits of scaling have arisen in recent years due to the presence of leakage. As the supply voltage is lowered to satisfy the performance requirement, the threshold voltage has to be scaled, which increases leakage. More than 40% of the total power consumption is due to leakage of the transistor is in DSM. This leakage will increase with scaling become comparable with switching power. The goal of this paper is to analyse different low power circuits and optimization techniques to improve the power dissipation with the use of power gating components, retention registers, level shifters, isolation cells etc.

References

  1. Low-voltage analog CMOS architecture and design methods - by Kent D. Layton, Brigham Young University.
  2. Michael Stockinger, “Optimization of Ultralow-Power CMOS Transistors”, 2000.
  3. Pushing ASIC Performance in a Power Envelope - by Ruchir Puri, Leon Stok, John Cohn, IBM Research, Yorktown Hts.
  4. Sung Mo Kang and Yusuf Leblebici, "CMOS Digital Integrated Circuits-Analysis and Design", Tata McGraw Hill, Third Edition, New Delhi, 2003
  5. Anantha P. Chandrakasan, Samuel Sheng and Robert W.Broadersen, Low Power CMOS Digital Design”, IEEE Journal of Solid State Circuits, vol. 27, no. 4, pp. 472-484, April 1992 Journal of Solid State Circuits, vol. 27, no. 4, pp. 472-484, April 1992
  6. Xiaodong Zhang, “High Performance Low Leakage Design Using Power Compiler and Multi-Vt Libraries”, Synopsys,  SNUG, Europe, 2003, www.synopsys.com, 10/9/2007
  7. Massoud Pedram, Leakage Power Modeling and Minimization”, University of Southern California, Dept. of EE-Systems, Los Angeles, CA 90089, ICCAD 2004 Tutorial, www.ceng.usc.edu, 10/10/2007
  8. Michael Keating, David Flynn, Robert Aitken, Alan Gibsons and Kaijian Shi, “Low Power Methodology Manual for System on Chip Design”, Springer Publications, NewYork, 2007, www.lpmm-book.org, 4/9/2007

Downloads

Published

2018-02-28

Issue

Section

Research Articles

How to Cite

[1]
Dr. Hitesh H Vandra, " Power Optimization for ASIC Design (Low power ASIC) , International Journal of Scientific Research in Science, Engineering and Technology(IJSRSET), Print ISSN : 2395-1990, Online ISSN : 2394-4099, Volume 1, Issue 1, pp.258-265, -2014.