Prominent Speed Low Power Compressor Based Multiplier for Proficient VLSI Architecture
DOI:
https://doi.org/10.32628/IJSRSET207353Keywords:
4-2 Compressor, Dadda, WallaceAbstract
In the recent years the computational units are optimized to reduce the computation time. Multiplier is an electronic circuit used in digital electronics and has a significant role in vlsi applications. The 4:2 compressors have a flexibility of switching between exact and appropriate operating modes. In the appropriate mode the dual quality compressors provides higher speeds and consumes low power. Using these compressors in the structures of parallel multipliers provides configurable multipliers whose accuracies (as well as their powers and speeds) may change dynamically during the runtime. The efficiencies of these compressors are used in another type of multiplier and are evaluated in 45 nm standard CMOS technology. By comparing the parameters of this multiplier with those of appropriate multipliers, the results indicate a better in almost all the aspects.
References
- Sanjeev Kumar, Manoj Kumar ―4-2 Compressor design with New XOR-XNOR Module‖, 4th International Conference on Advanced Computing and Communication technologies, pp. 106-111, 2014.
- Z. Wang, G. A. Jullien, and W. C. Miller, ―A new design technique for column compression multipliers,‖ IEEE Trans. Computers, vol.44, pp. 962-970. Aug 1995.
- N. Weste, K. Eshranghian, Principles of CMOS VLSI Design: A System Perspective, 1993.
- R. Zimmermann and W. Fichtner, ―Low-power logic styles: CMOS versus pass-transistor logic,‖ IEEE Journal of Solid– State Circuits, vol.32, pp.1079-1090, July 1997.
- M. Zhang, J. Gu, and C. H. Chang, ―A novel hybrid pass logic with static CMOS output drive full-adder cell,‖ in Proc. IEEE Int. Symp. Circuits Syst., pp.317 -320, May 2003.
- M. Shams, T. K. Darwish, and M. A. Bayoumi, ―Performance analysis of low-power 1-bit CMOS full adder cells,‖ IEEE Transactions on VLSI Systems, vol. 10, pp. 20–29, Feb. 2002.
- S.F. Hsiao, M.R. Jiang, J.S. Yeh, ―Design of high low power 3- 2 counter and 4-2 compressor for fast multipliers‖, Electronic Letters, Vol. 34, No. 4, pp. 341-343, 1998
- A. Weinberger, ―4:2 Carry-Save Adder Module‖, IBM Technical Disclosure. Bulletin, Vol.23, January 1981.
- S.Veeramachaneni,K.M.Krishna.L.Avinash,M.Srinivas―Novel architectures for high-speed and low-power 3-2, 4-2 and 5-2 compressors,‖ in VLSI Design,324–329, Jan. 2007.
- A.Mom eni, J.Han, P.Montushi, F.Lombardi.--Design and Analysis ofApproximate Compressors for Multiplication,vol64,no.4,989-994,Apr.2015
Downloads
Published
Issue
Section
License
Copyright (c) IJSRSET

This work is licensed under a Creative Commons Attribution 4.0 International License.